



Opendes: ALU, LX, JALR, SX // ALU means any ALU op, LX means any load, SX means any store
Stall A=[(rd==rs1)+(rd==rs2)]\*opende \*\* mem\_resp + Stall 8+ Stall C + Stall D

Stall B = 11

+ StallC + StallD

Stall C = 1

+ Stall D

Stall D = 1

Stall = Stall 4 + Stall B + Stall C + Stall D

FA = WB. ctrl. load-regfile & EX. rs == WB. rd & &!MEM-is-forwarding }

FB = WB. ctrl. load-regfile & & MEM.rs == WB. rd

FC = MEM.ctrl. load-regfile & & EX. rs == MEM.rd

FC = MEM.ctrl. load-regfile & & EX. rs == MEM.rd